Part Number Hot Search : 
1N826UR MX8335MC 30KP10A 17N80 00022 T3906 0N60C KDV153
Product Description
Full Text Search
 

To Download PCA9512DP118 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  philips semiconductors pca9512 level shifting hot swappable i 2 c and smbus buffer product data sheet 2004 oct 05 integrated circuits
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2 2004 oct 05 description the pca9512 is a hot swappable i 2 c and smbus buffer that allows i/o card insertion into a live backplane without corruption of the data and clock buses and includes two dedicated supply voltage pins to provide level shifting between 3.3 v and 5 v systems while maintaining the best noise margin for each voltage level. either pin may be powered with supply voltages ranging from 2.7 v to 5.5 v with no constraints on which supply voltage is higher. control circuitry prevents the backplane from being connected to the card until a stop bit or bus idle occurs on the backplane without bus contention on the card. when the connection is made, the pca9512 provides bi-directional buffering, keeping the backplane and card capacitances isolated. the dynamic offset design of the pca9510/11/12/13/14 i/o drivers allow them to be connected to another pca9510/11/12/13/14 device in series or in parallel and to the a side of the pca9517. the pca9510/11/12/13/14 can not connect to the static offset i/os used on the pca9515/15a/16/16a/17 b side and pca9518. features ? bi-directional buffer for sda and scl lines increases fanout and prevents sda and scl corruption during live board insertion and removal from multi-point backplane systems ? compatible with i 2 c standard mode, i 2 c fast mode, and smbus standards ? d v/ d t rise time accelerators on all sda and scl lines with ability to disable d v/ d t rise time accelerators through the acc pin for lightly loaded systems ? 5 v to 3.3 v level translation with optimum noise margin ? high-impedance sda, scl pins for v cc or v cc2 = 0 v ? 1 v precharge on all sda and scl lines ? supports clock stretching and multiple master arbitration/synchronization ? operating power supply voltage range: 2.7 v to 5.5 v ? 5.5 v tolerant i/os ? 0 khz to 400 khz clock frequency ? esd protection exceeds 2000 v hbm per jesd22-a114, 200 v mm per jesd22-a115 and 1000 v cdm per jesd22-c101 ? latch-up testing is done to jesdec standard jesd78 which exceeds 100 ma ? packages offered: so8, tssop8 (msop8) application ? cpci, vme, advancedtca cards and other multi-point backplane cards that are required to be inserted or removed from an operating system. pin configuration 1 2 3 4 v cc2 gnd sclin sdaout sdain acc 5 6 7 8 v cc sclout sw02070 top view figure 1. pin configuration. pin description pin symbol description 1 v cc2 supply voltage for devices on the card i 2 c-buses. connect pull-up resistors from sdaout and sclout to this pin. 2 sclout serial clock output to and from the scl bus on the card. 3 sclin serial clock input to and from the scl bus on the backplane. 4 gnd ground. connect this pin to a ground plane for best results. 5 acc cmos threshold digital input pin that enables and disables the rise-time accelerators on all four sda and scl pins. acc enables all accelerators when set to v cc2 , and turns them off when set to gnd. 6 sdain serial data input to and from the sda bus on the backplane/long distance bus. 7 sdaout serial data output to and from the sda bus on the card. 8 v cc power supply. from the backplane, connect pull-up resistors from sdain and sclin to this pin. ordering information packages temperature range order code topside mark drawing number 8-pin plastic so 40 c to +85 c pca9512d pca9512 sot96-1 8-pin plastic tssop (msop) 40 c to +85 c pca9512dp 9512 sot505-1 standard packing quantities and other packaging data are available at www.standardproducts.philips.com/packaging.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 3 typical application sclout sdaout r2 10 k w r1 10 k w c2 0.01 m f pca9512 sclin sdain v cc 5 v acc gnd sw02068 r3 10 k w c1 0.01 m f r4 10 k w c3* 0.01 m f c4* 0.01 m f c5* 0.01 m f c6* 0.01 m f scl sda card_scl card_sda v cc v cc2 card_v cc 3 v * capacitors not required if bus is sufficiently loaded r5 10 k w figure 2. typical application block diagram 2 sclout 0.5 pf rd s qb uvlo 20 pf stop bit and bus idle 95 m s delay 0.5 m a uvlo 0.55v cc / 0.45v cc 2 ma slew rate detector backplane-to-card connection 2 ma slew rate detector 3 sclin connect 4 gnd sw02069 100 k w rch4 100 k w rch3 100 k w rch2 100 k w rch1 connect 7 sdaout connect 2 ma slew rate detector backplane-to-card connection 2 ma slew rate detector connect 6 sdain 1 volt precharge 8 v cc connect 1 v cc2 a cc a cc 5 acc connect connect 0.55v cc / 0.45v cc figure 3. block diagram.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 4 feature selection chart features pca9510 pca9511 pca9512 pca9513 pca9514 idle detect yes yes yes yes yes high impedance sda, scl pins for v cc = 0 v yes yes yes yes yes rise time accelerator circuitry on all sda and scl lines e yes yes yes yes rise time accelerator circuitry hardware disable pin for lightly loaded systems e e yes e e rise time accelerator threshold 0.8 v vs 0.6 v improves noise margin e e e yes yes ready open drain output yes yes e yes yes two v cc pins to support 5 v to 3.3 v level translation with improved noise margins e e yes e e 1 v precharge on all sda and scl lines in only yes yes e e 92 m a current source on sclin and sdain for picmg applications e e e yes e operation start-up when the pca9512 is powered up either v cc or v cc2 may rise first and either may be more positive or they may can be equal, however the pca9512 will not leave the under voltage lock out/initialization state until both v cc and v cc2 have gone above 2.5 v. if either v cc or v cc2 drops below 2.0 v it will return to the under voltage lock out/initialization state. in the under voltage lock out state the connection circuitry is disabled, the rise time accelerators are disabled, and the precharge circuitry is also disabled. after both v cc and v cc2 are valid, independent of which is higher, the pca9512 enters the initialization state, during this state the 1 v precharge circuitry is activated and pulls up the sda and scl pins to 1 v through individual 100 k w nominal resistors. at the end of the initialization state the astop bit and bus idleo detect circuit is enabled. when all the sda and scl pins have been high for the bus idle time or when all pins are high and a stop condition is seen on the sdain and sclin pins, the connect circuitry is activated, connecting sdain to sdaout and sclin to sclout. the 1 v precharge circuitry is disabled when the connection is made, unless the acc pin is low, the rise time accelerators are enabled at this time also. connection circuitry once the connection circuitry is activated, the behavior of sdain and sdaout as well as sclin and sclout become identical with each acting as a bidirectional buffer that isolated the input bus capacitance from the output bus capacitance while communicating the logic levels. if v cc v cc2 , then a level shifting function is also performed between input and output. a low forced on either sdain or sdaout will cause the other pin to be driven low by the pca9512. the same is also true for the scl pins. noise between 0.7v cc and v cc on the sdain and sclin pins and 0.7v cc2 and v cc2 on the sdaout and sclout pins is generally ignored because a falling edge is only recognized when it falls below the 0.7v cc for sdain and sclin (or 0.7v cc2 for sdaout and sclout pins) with a slew rate of at least 1.25 v/ m s. when a falling edge is seen on one pin the other pin in the pair turns on a pull down driver that is reference to a small voltage above the falling pin. the driver will pull the pin down at a slow rate determined by the driver and the load. the first falling pin may have a fast or slow slew rate, if it is faster than the pull down slew rate then the initial pull down rate will continue until it is low. if the first falling pin has a slow slew rate then the second pin will be pulled down at its initial slew rate only until it is just above the first pin voltage then they will both continue down at the slew rate of the first. once both sides are low they will remain low until all the external drivers have stopped driving lows. if both sides are being driven low to the same or nearly the same value by external drivers, which is the case for clock stretching and is typically the case for acknowledge, and one side external driver stops driving, that pin will rise and rise above the nominal offset voltage until the internal driver catches up and pulls it back down to the offset voltage. this bounce is worst for low capacitances and low resistances, and may become excessive. when the last external driver stops driving a low, that pin will bounce up and settle out just above the other pin as both rise together with a slew rate determined by the internal slew rate control and the rc time constant. as long as the slew rate is at least 1.25 v/ m s, when the pin voltage exceed 0.6 v the rise time accelerator circuits are turned on and the pull down driver is turned off. if the acc pin is low the rise time accelerator circuits will be disabled but the pull down driver will still turn off.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 5 maximum number of devices in series each buffer adds about 0.065 v dynamic level offset at 25 c with the offset larger at higher temperatures. maximum offset (v os ) is 0.150 v. the low level at the signal origination end (master) is dependent upon the load and the only specification point is the i 2 c-bus specification of 3 ma will produce v ol < 0.4 v, although if lightly loaded the v ol may be ~ 0.1 v. assuming v ol = 0.1 v and v os = 0.1 v, the level after four buffers would be 0.5 v, which is only about 0.1 v below the threshold of the rising edge accelerator (about 0.6 v). with great care a system with four buffers may work, but as the v ol moves up from 0.1 v, noise or bounces on the line will result in firing the rising edge accelerator thus introducing false clock edges. generally it is recommended to limit the number of buffers in series to two. the pca9510 (rise time accelerator is permanently disabled) and the pca9512 (rise time accelerator can be turned off) are a little different with the rise time accelerator turned off because the rise time accelerator will not pull the node up, but the same logic that turns on the accelerator turns the pull-down off. if the v il is above ~ 0.6 v and a rising edge is detected, the pull-down will turn off and will not turn back on until a falling edge is detected; so if the noise is small enough it may be possible to use more than two pca9510 or pca9512 parts in series but is not recommended. master buffer a slave b buffer b slave c buffer c sw02353 common node figure 4. consider a system with three buffers connected to a common node and communication between the master and slave b that are connected at either end of buffer a and buffer b in series as shown in figure 4. consider if the v ol at the input of buffer a is 0.3 v and the v ol of slave b (when acknowledging) is 0.4 v with the direction changing from master to slave b and then from slave b to master. before the direction change you would observe v il at the input of buffer a of 0.3 v and its output, the common node, is ~ 0.4 v. the output of buffer b and buffer c would be ~ 0.5 v, but slave b is driving 0.4 v, so the voltage at slave b is 0.4 v. the output of buffer c is ~ 0.5 v. when the master pull-down turns off, the input of buffer a rises and so does its output, the common node, because it is the only part driving the node. the common node will rise to 0.5 v before buffer b's output turns on, if the pull-up is strong the node will bounce. if the bounce goes above the threshold for the rising edge accelerator ~ 0.6 v the accelerators on both buffer a and buffer c will fire contending with the output of buffer b. the node on the input of buffer a will go high as will the input node of buffer c. after the common node voltage is stable for a while the rising edge accelerators will turn off and the common node will return to ~ 0.5 v because the buffer b is still on. the voltage at both the master and slave c nodes would then fall to ~ 0.6 v until slave b turned off. this would not cause a failure on the data line as long as the return to 0.5 v on the common node ( ~ 0.6 v at the master and slave c) occurred before the data setup time. if this were the scl line, the parts on buffer a and buffer c would see a false clock rather than a stretched clock, which would cause a system error. propagation delays the delay for a rising edge is determined by the combined pull-up current from the bus resistors and the pca9512 and the effective capacitance on the lines. if the pull-up currents are the same, any difference in capacitance between the two sides. the t plh may be negative if the output capacitance is less than the input capacitance and would be positive if the output capacitance is larger than the input capacitance, when the currents are the same. the t phl can never be negative because the output does not start to fall until the input is below 0.7v cc (or 0.7v cc2 for sdaout and sclout) and the output pull down turn on has a nonzero delay, and the output has a limited maximum slew rate and even it the input slew rate is slow enough that the output catches up it will still lag the falling voltage of the input by the offset voltage, the maximum t phl occurs when the input is driven low with zero delay and the output is still limited by its turn on delay and the falling edge slew rate, the output falling edge slew rate (which is a function of temperature, v cc or v cc2 , and process) as well as load current and load capacitance. rise time accelerators during positive bus transitions a 2 ma current source is switched on to quickly slew the sda and scl lines high once the input level of 0.6 v is exceeded. the rising edge rate should be at least 1.25 v/ m s to guarantee turn on of the accelerators. acc boost current enable users having lightly loaded systems may wish to disable the rise-time accelerators. driving this pin to ground turns off the rise-time accelerators on all four sda and scl pins. driving this pin to the v cc2 voltage enables normal operation of the rise-time accelerators.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 6 resistor pull-up value selection the system pull-up resistors must be strong enough to provide a positive slew rate of 1.25 v/ m s on the sda and scl pins, in order to activate the boost pull-up currents during rising edges. choose maximum resistor value using the formula: r (v cc(min) 0.6) (800,000)/c where r is the pull-up resistor value in ohms, v cc(min) is the minimum v cc voltage and c is the equivalent bus capacitance in picofarads (pf). in addition, regardless of the bus capacitance, always choose r 16 k w for v cc = 5.5 v maximum, r 24 k w for v cc = 3.6 v maximum. the start-up circuitry requires logic high voltages on sdaout and sclout to connect the backplane to the card, and these pull-up values are needed to overcome the precharge voltage. see the curves in figures 5 and 6 for guidance in resistor pull-up selection. 30 20 15 21 5 0 0 100 200 300 400 c bus (pf) r pullup (k w ) 25 recommended pull-up r max = 24 k w rise-time > 300 ns sw02115 figure 5. bus requirements for 3.3 v systems 20 15 21 5 0 0 100 200 300 400 c bus (pf) r pullup (k w ) recommended pull-up r max = 16 k w rise-time > 300 ns sw02116 figure 6. bus requirements for 5 v systems minimum sda and scl capacitance requirements the device connection circuitry requires a minimum capacitance loading on the sda and scl pins in order to function properly. the value of this capacitance is a function of v cc and the bus pull-up resistance. estimate the bus capacitance on both the backplane and the card data and clock buses, and refer to figures 5 and 6 to choose appropriate pull-up resistor values. note from the figures that 5 v systems should have at least 47 pf capacitance on their buses and 3.3 v systems should have at least 22 pf capacitance for proper operation of the pca9512. although the device has been designed to be marginally stable with smaller capacitance loads, for applications with less capacitance, provisions need to be made to add a capacitor to ground to ensure these minimum capacitance conditions if oscillations are noticed during initial signal integrity verification.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 7 hot swapping and capacitance buffering application figures 7 through 9 illustrate the usage of the pca9512 in applications that take advantage of both its hot swapping and capacitance buffering features. in all of these applications, note that if the i/o cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise- and fall-time requirements difficult to meet. placing a pca9512 on the edge of each card, however, isolates the card capacitance from the backplane. for a given i/o card, the pca9512 drives the capacitance of everything on the card and the backplane must drive only the the capacitance of the bus buffer, which is less than 10 pf, the connector, trace, and all additional cards on the backplane. see application note an10160, hot swap bus buffer for more information on applications and technical assistance. c1 0.01 m f r4 10 k w r5 10 k w power supply hot swap i/o peripheral card 1 r6 10 k w r3 5.1 w c2 0.01 m f v cc v cc2 sdain sclin sdaout sclout acc gnd card1_sda card1_scl pca9512 c3 0.01 m f r8 10 k w r9 10 k w power supply hot swap i/o peripheral card 2 r10 10 k w r7 5.1 w c4 0.01 m f v cc v cc2 sdain sclin sdaout sclout acc gnd card2_sda card2_scl pca9512 c5 0.01 m f r12 10 k w r13 10 k w power supply hot swap i/o peripheral card n r14 10 k w c6 0.01 m f v cc v cc2 sdain sclin sdaout sclout acc gnd cardn_sda cardn_scl pca9512 r1 10 k w r2 10 k w v cc2 v cc sda scl bd_sel backplane backplane connector sw02117 r11 5.1 w staggered connector staggered connector staggered connector note: application assumes bus capacitance within aproper operationo region of figures 5 and 6. figure 7. hot swapping multiple i/o cards into a backplane using the pca9512 in a compactpci, vme, and advancedtca system
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 8 c1 0.01 m f r4 10 k w r5 10 k w i/o peripheral card 1 r6 10 k w r3 5.1 w c2 0.01 m f v cc v cc2 sdain sclin sdaout sclout acc gnd card1_sda card1_scl pca9512 c3 0.01 m f r8 10 k w r9 10 k w i/o peripheral card 2 r10 10 k w r4 5.1 w c4 0.01 m f v cc v cc2 sdain sclin sdaout sclout acc gnd card2_sda card2_scl pca9512 r1 10 k w r2 10 k w v cc2 v cc sda scl backplane backplane connector sw02118 staggered connector staggered connector note: application assumes bus capacitance within aproper operationo region of figures 5 and 6. figure 8. hot swapping multiple i/o cards into a backplane using the pca9512 with a custom connector c1 0.01 m f r3 10 k w r2 10 k w v cc v cc2 sdain sclin sdaout sclout acc gnd card_sda card_scl pca9512 c2 0.01 m f r4 10 k w r1 10 k w v cc 5 v card_v cc , 3 v scl scl sw02119 note: application assumes bus capacitance within aproper operationo region of figures 5 and 6. figure 9. 5 v to 3.3 v level translator and bus buffer
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 9 absolute maximum ratings limiting values in accordance with the absolute maximum system (iec 134). voltages with respect to pin gnd. limits symbol parameter min. max. unit v cc supply voltage range v cc 0.5 +7 v v cc2 supply voltage range v cc2 0.5 +7 v v n sdain, sclin, sdaout, sclout, acc 0.5 +7 v i i maximum current for inputs 20 ma i io maximum current for i/o pins 50 ma t opr operating temperature range 40 +85 c t stg storage temperature range 65 +125 c t sld lead soldering temperature (10 sec max) e +300 c t j(max) maximum junction temperature e +125 c note: 1. stresses beyond those listed may cause permanent damage to the device. these are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under arecommended operating conditionso is not implied. exposur e to absolute-maximum-rated conditions for extended periods may affect device reliability.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 10 electrical characteristics v cc = 2.7 v to 5.5 v; t amb = 40 c to +85 c unless otherwise noted. symbol parameter test conditions limits unit symbol parameter test conditions min. typ. max. unit power supply v cc supply voltage note 1. 2.7 e 5.5 v v cc2 card side supply voltage note 1. 2.7 e 5.5 v i vcci v cc supply current v cc = 5.5 v; v sdain = v sclin = 0 v e 1.2 3.6 ma i vcc2 v cc supply current v cc = 5.5 v; v sdaout = v sclout = 0 v e 1.1 2.4 ma start-up circuitry v pre precharge voltage sda, scl floating; note 1. 0.8 1.1 1.2 v t en enable time on power-up note 6. e 180 e m s t idle bus idle time notes 1 and 7. 50 140 250 m s rise time accelerators i pullupac transient boosted pull-up current positive transition on sda, scl, acc = 0.7 v v cc2 ; v cc = 2.7 v; slew rate = 1.25 v/ m s; note 2. 1 2 e ma v accdis accelerator disable threshold 0.3 v cc2 0.5 v cc2 e v v accen accelerator enable threshold e 0.5 v cc2 0.7 v cc2 v i vacc a cc input current 1 0.1 1 m a t pdoff a cc delay, on/off e 5 e ns inputoutput connection v os inputoutput offset voltage 10 k w to v cc on sda, scl; v cc = 3.3 v, v cc2 = 3.3 v; v in = 0.2 v; note 1; note 3. 0 70 150 mv f scl_sda operating frequency guaranteed by design, not subject to test 0 e 400 khz c in digital input capacitance guaranteed by design, not subject to test e e 10 pf v ol low-level output voltage input = 0 v. sda, scl pins; i sink = 3 ma; v cc = 2.7 v; v cc2 = 2.7 v; note 1. 0 e 0.4 v i li input leakage current sda, scl pins = v cc = 5.5 v; v cc2 = 5.5 v 1 e 5 m a timing characteristics f i2c i 2 c operating frequency note 4 0 e 400 khz t buf bus free time between stop and start condition note 4 1.3 e e m s t hd;sta hold time after (repeated) start condition note 4 0.6 e e m s t su;sta repeated start condition setup time note 4 0.6 e e m s t su;sto stop condition setup time note 4 0.6 e e m s t hd;dat data hold time note 4 300 e e ns t su;dat data setup time note 4 100 e e ns t low clock low period note 4 1.3 e e m s t high clock high period note 4 0.6 e e m s t f clock, data fall time notes 4 and 5 20 + 0.1 c b e 300 ns t r clock, data rise time notes 4 and 5 20 + 0.1 c b e 300 ns notes: 1. this specification applies over the full operating temperature range. 2. i pullupac varies with temperature and v cc voltage, as shown in the typical performance characteristics section.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 11 3. the connection circuitry always regulates its output to a higher voltage than its input. the magnitude of this offset voltage as a function of the pull-up resistor and v cc voltage is shown in the typical performance characteristics section. 4. guaranteed by design, not production tested. 5. c b = total capacitance of one bus line in pf. 6. enable time is from power-up of v cc and v cc2 2.7 v to when idle or stop time begins. 7. idle time is from when sdax and sclx are high after enable time has been met. typical performance characteristics sw02343 temperature ( c) 40 +25 +85 1.5 1.3 1.1 0.9 0.7 i cc (ma) 1.4 1.2 1.0 0.8 v cc = 5.5 v v cc = 2.7 v v cc = 3.3 v figure 10. i cc versus temperature (note 1) sw02346 temperature ( c) 40 +25 +85 12 8 4 0 i pullupac (ma) 10 6 2 v cc = 5 v v cc = 2.7 v v cc = 3.3 v figure 11. i pullupac versus temperature v cc = 3.3 v sw02344 temperature ( c) 40 +25 +85 460 t phl (ns) 440 400 380 v cc = 2.7 v v cc = 5.5 v c in = c out = 100 pf r pullupin = r pullupout = 10 k w 420 figure 12. inputoutput t phl versus temperature sw02154 r pullup ( w ) 10,000 20,000 30,000 100 80 60 40 90 70 50 0 40,000 v cc = 3.3 v or 5.5 v v out v in (mv) figure 13. connection circuitry v out v in note: 1. i cc2 (pin 1) typical current averages 0.1 ma less than i cc on pin 8.
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 12 test circuit pulse generator v i v o c l= 100 pf v cc definitions r l = load resistor. c l = load capacitance includes jig and probe capacitance r t = termination resistance should be equal to the output impedance z o of the pulse generators. v cc r t d.u.t. r l = 10 k w sw02345 figure 14. test circuitry for switching times
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 13 so8: plastic small outline package; 8 leads; body width 3.9 mm sot96-1
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 14 tssop8: plastic thin shrink small outline package; 8 leads; body width 3 mm sot505-1
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 15 revision history rev date description _1 20041005 product data sheet (9397 750 14005).
philips semiconductors product data sheet pca9512 level shifting hot swappable i 2 c and smbus buffer 2004 oct 05 16 purchase of philips i 2 c components conveys a license under the philips' i 2 c patent to use the components in the i 2 c system provided the system conforms to the i 2 c specifications defined by philips. this specification can be ordered using the code 9398 393 40011. definitions short-form specification e the data in a short-form specification is extracted from a full data sheet with the same type number and title. for detailed i nformation see the relevant data sheet or data handbook. limiting values definition e limiting values given are in accordance with the absolute maximum rating system (iec 60134). stress above one or more of the l imiting values may cause permanent damage to the device. these are stress ratings only and operation of the device at these or at any o ther conditions above those given in the characteristics sections of the specification is not implied. exposure to limiting values for extended periods may affec t device reliability. application information e applications that are described herein for any of these products are for illustrative purposes only. philips semiconductors ma ke no representation or warranty that such applications will be suitable for the specified use without further testing or modificatio n. disclaimers life support e these products are not designed for use in life support appliances, devices, or systems where malfunction of these products ca n reasonably be expected to result in personal injury. philips semiconductors customers using or selling these products for use in such applica tions do so at their own risk and agree to fully indemnify philips semiconductors for any damages resulting from such application. right to make changes e philips semiconductors reserves the right to make changes in the productseincluding circuits, standard cells, and/or softwaree described or contained herein in order to improve design and/or performance. when the product is in full production (status `production') , relevant changes will be communicated via a customer product/process change notification (cpcn). philips semiconductors assumes no responsibility or liability for th e use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranti es that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. contact information for additional information please visit http://www.semiconductors.philips.com . fax: +31 40 27 24825 for sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com . ? koninklijke philips electronics n.v. 2004 all rights reserved. published in the u.s.a. date of release: 10-04 document number: 9397 750 14005 philips semiconductors data sheet status [1] objective data preliminary data product data product status [2] [3] development qualification production definitions this data sheet contains data from the objective specification for product development. philips semiconductors reserves the right to change the specification in any manner without notice. this data sheet contains data from the preliminary specification. supplementary data will be published at a later date. philips semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. this data sheet contains data from the product specification. philips semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. relevant changes will be communicated via a customer product/process change notification (cpcn). data sheet status [1] please consult the most recently issued data sheet before initiating or completing a design. [2] the product status of the device(s) described in this data sheet may have changed since this data sheet was published. the l atest information is available on the internet at url http://www.semiconductors.philips.com. [3] for data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. level i ii iii


▲Up To Search▲   

 
Price & Availability of PCA9512DP118

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X